Reducing memory latency via read-after-read memory dependence prediction
| dc.contributor.author | Moshovos, Andreas | en_US |
| dc.contributor.author | Sohi, Gurindar Singh | en_US |
| dc.date.accessioned | 2007-07-13T19:21:15Z | |
| dc.date.available | 2007-07-13T19:21:15Z | |
| dc.date.issued | 2002 | en_US |
| dc.description | This material is presented to ensure timely dissemination of scholarly and technical work. Copyright and all rights therein are retained by authors or by other copyright holders. All persons copying this information are expected to adhere to the terms and constraints invoked by each author's copyright. In most cases, these works may not be reposted without the explicit permission of the copyright holder. | en_US |
| dc.format.extent | 1541566 bytes | |
| dc.format.mimetype | application/pdf | en_US |
| dc.format.mimetype | application/pdf | |
| dc.identifier.citation | Moshovos, A., & Sohi, G.S. (2002). Reducing Memory Latency Via Read After Read Memory Dependence Prediction. Ieee Transactions On Computers, 51(3), 313-326. | en_US |
| dc.identifier.uri | http://digital.library.wisc.edu/1793/9512 | |
| dc.publisher | IEEE COMPUTER SOC | en_US |
| dc.relation.ispartof | http://www.ieee.org/ | en_US |
| dc.relation.ispartof | http://ieeexplore.ieee.org/servlet/opac?punumber=12 | en_US |
| dc.rights | Copyright 2002 Institute of Electrical and Electronics Engineers | en_US |
| dc.rights | ©20xx IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | en_US |
| dc.title | Reducing memory latency via read-after-read memory dependence prediction | en_US |
Files
Original bundle
1 - 1 of 1