Hardware Architecture for Recursive Virtual Machines

dc.contributor.authorBelpaire, Geralden_US
dc.contributor.authorHsu, Nai-Tingen_US
dc.date.accessioned2012-03-15T16:25:07Z
dc.date.available2012-03-15T16:25:07Z
dc.date.created1975en_US
dc.date.issued1975en
dc.description.abstractIn order to support Virtual Machine (VM) Systems on most current computer systems, the Virtual Machine Monitor (VMM) is the only process allowed to reference directly a set of registers, called resource management registers (RMR). Any access operations to those registers executed by any other processes (i.e. processes running on VMs) must be detected and executed interpretively by the VMM. This way of implementing VMs is imposed by inadequate hardware mechanism for protection. In this paper, this problem is studied and a hardware architecture is proposed to solve this problem in an efficient and elegant way. The hardware architecture proposed is a stack of RMR, one for each level of VM. The processes running on a VM can only access the RMRs of their level. The hardware (Cgntrol Unit) will use the information stored in the RMR of the current level and in the RMRs of lower levels for resource mapping.en_US
dc.format.mimetypeapplication/pdfen_US
dc.identifier.citationTR242en
dc.identifier.urihttp://digital.library.wisc.edu/1793/57926
dc.publisherUniversity of Wisconsin-Madison Department of Computer Sciencesen_US
dc.titleHardware Architecture for Recursive Virtual Machinesen_US
dc.typeTechnical Reporten_US

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
TR242.pdf
Size:
859.65 KB
Format:
Adobe Portable Document Format